首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >An Adaptive Resolution Asynchronous ADC Architecture for Data Compression in Energy Constrained Sensing Applications
【24h】

An Adaptive Resolution Asynchronous ADC Architecture for Data Compression in Energy Constrained Sensing Applications

机译:用于能量受限传感应用中数据压缩的自适应分辨率异步ADC架构

获取原文
获取原文并翻译 | 示例

摘要

An adaptive resolution (AR) asynchronous analog-to-digital converter (ADC) architecture is presented. Data compression is achieved by the inherent signal dependent sampling rate of the asynchronous architecture. An AR algorithm automatically varies the ADC quantizer resolution based on the rate of change of the input. This overcomes the trade-off between dynamic range and input bandwidth typically seen in asynchronous ADCs. A prototype ADC fabricated in a 0.18 $mu$m CMOS technology, and utilizing the subthreshold region of operation, achieves an equivalent maximum sampling rate of 50 kS/s, an SNDR of 43.2 dB, and consumes 25 $mu$W from a 0.7 V supply. The ADC is also shown to provide data compression for accelerometer applications as a proof of concept demonstration.
机译:提出了一种自适应分辨率(AR)异步模数转换器(ADC)架构。数据压缩是通过异步体系结构的固有信号依赖性采样率实现的。 AR算法会根据输入的变化率自动改变ADC量化器的分辨率。这克服了异步ADC通常在动态范围和输入带宽之间的权衡问题。采用0.18μmCMOS技术制造的ADC原型,利用亚阈值工作区,等效等效最大采样速率为50 kS / s,SNDR为43.2 dB,从0.7消耗25μmW。 V电源。还显示了ADC为加速度计应用提供数据压缩,作为概念验证的证明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号