首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Area-Efficient Configurable High-Throughput Signal Detector Supporting Multiple MIMO Modes
【24h】

Area-Efficient Configurable High-Throughput Signal Detector Supporting Multiple MIMO Modes

机译:支持多种MIMO模式的区域有效的可配置高通量信号检测器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a low-complexity, high-throughput, and configurable multiple-input multiple-output (MIMO) signal detector design solution targeting the emerging Long-Term-Evolution-Advanced (LTE-A) downlink. The detector supports signal detection of multiple MIMO modes, which are spatial-multiplexing (SM), spatial-diversity (SD), and space-division-multiple-access (SDMA). Area-efficiency is achieved by algorithm and architecture co-design where low-complexity, near-maximum-likelihood (ML) detection algorithms are proposed for these three MIMO modes respectively while keeping in mind that the operations can be reused among different modes. A parallel multistage VLSI architecture is accordingly developed that achieves high detection throughput and run-time reconfigurability. To further improve the implementation efficiency, the detector also adopts an orthogonal-real-value-decomposition (ORVD) aided candidate-sharing technology for low-cost partial Euclidean distance calculation and a distributed interference cancelation scheme for a critical path delay reduction. The proposed multi-mode MIMO detector has been designed using a 65-nm CMOS technology with a core area of $0.25~{hbox {mm}}^{2}$ (the equivalent gate-count is 88.2 K), representing a 22% less hardware-resource use than the state of art in the open literature. Operating at 1.2-V supply with 165-MHz clock, the detector achieves a 1.98 Gb/s throughput when configured to the 4$,times,$ 4 64-QAM spatial-multiplexing mode. The corresponding normalized energy consumption is 51.8 pJ per bit detection.
机译:本文针对新兴的高级长期演进(LTE-A)下行链路,提出了一种低复杂度,高吞吐量,可配置的多输入多输出(MIMO)信号检测器设计解决方案。该检测器支持多种MIMO模式的信号检测,这些模式是空间复用(SM),空间分集(SD)和空分多址(SDMA)。通过算法和架构协同设计来实现区域效率,在这种算法中,针对这三种MIMO模式分别提出了低复杂度,接近最大似然(ML)检测算法,同时要记住可以在不同模式之间重用这些操作。因此,开发了一种并行多级VLSI架构,该架构可实现高检测吞吐量和运行时可重配置性。为了进一步提高执行效率,该检测器还采用了正交实值分解(ORVD)辅助候选共享技术来进行低成本的部分欧式距离计算,并采用了分布式干扰消除方案来减少关键路径延迟。拟议的多模MIMO检测器采用65纳米CMOS技术设计,核心面积为$ 0.25〜{hbox {mm}} ^ {2} $(等效门数为88.2 K),占22%。与公开文献中的最新技术相比,硬件资源的使用更少。在配置为4倍4的64-QAM空间多路复用模式时,该检测器以1.2V电源和165MHz时钟工作,实现了1.98 Gb / s的吞吐量。相应的标准化能耗为每位检测51.8 pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号