首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Pipeline VLSI Architecture for Fast Computation of the 2-D Discrete Wavelet Transform
【24h】

A Pipeline VLSI Architecture for Fast Computation of the 2-D Discrete Wavelet Transform

机译:快速计算二维离散小波变换的流水线VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a scheme for the design of a high-speed pipeline VLSI architecture for the computation of the 2-D discrete wavelet transform (DWT) is proposed. The main focus in the development of the architecture is on providing a high operating frequency and a small number of clock cycles along with an efficient hardware utilization by maximizing the inter-stage and intra-stage computational parallelism for the pipeline. The inter-stage parallelism is enhanced by optimally mapping the computational task of multi decomposition levels to the stages of the pipeline and synchronizing their operations. The intra-stage parallelism is enhanced by dividing the 2-D filtering operation into four subtasks that can be performed independently in parallel and minimizing the delay of the critical path of bit-wise adder networks for performing the filtering operation. To validate the proposed scheme, a circuit is designed, simulated, and implemented in FPGA for the 2-D DWT computation. The results of the implementation show that the circuit is capable of operating with a maximum clock frequency of 134 MHz and processing 1022 frames of size 512$,times,$512 per second with this operating frequency. It is shown that the performance in terms of the processing speed of the architecture designed based on the proposed scheme is superior to those of the architectures designed using other existing schemes, and it has similar or lower hardware consumption.
机译:本文提出了一种用于二维离散小波变换(DWT)计算的高速流水线VLSI架构设计方案。该体系结构开发的主要重点是通过最大化流水线的级间和级内计算并行度,提供高工作频率和少量时钟周期以及有效的硬件利用率。通过将多分解级别的计算任务最佳地映射到管道的各个阶段并使它们的操作同步,可以增强阶段间的并行性。通过将二维滤波操作划分为可以并行并行执行的四个子任务,并最小化用于执行滤波操作的按位加法器网络的关键路径的延迟,可以增强级内并行性。为了验证所提出的方案,在FPGA中设计,仿真并实现了用于2-D DWT计算的电路。实现的结果表明,该电路能够以134 MHz的最大时钟频率工作,并在此工作频率下每秒处理1022帧,大小为512 $×512。结果表明,基于所提出的方案设计的体系结构在处理速度方面的性能优于使用其他现有方案设计的体系结构,并且具有相似或更低的硬件消耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号