首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems
【24h】

A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems

机译:具有用于IEEE 802.15.3c系统的并行和常规输入/输出排序的高通量Radix-16 FFT处理器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a high-throughput FFT processor for IEEE 802.15.3c (WPANs) standard. To meet the throughput requirement of 2.59 Giga-samples/s, radix-16 FFT algorithm is adopted and reformulated to an efficient form so that the required number of butterfly stages is reduced. Specifically, the radix-16 butterfly processing element consists of two cascaded parallel/pipelined radix-4 butterfly units. It facilitates low-complexity realization of radix-16 butterfly operation and high operation speed due to its optimized pipelined structure. Besides, a new three-stage multiplier for twiddle factor multiplication is also proposed, which has lower area and power consumption than conventional complex multipliers. Moreover, a conflict-free multibank memory addressing scheme is devised to support up to 16-way parallel and normal-order data input/output. Without needing to reorder the input/output data, this scheme helps a high-throughput design result. Equipped with those new performance-boosting techniques, overall the proposed radix-16 FFT processor is area-efficient with high data processing rate and hardware utilization efficiency. The EDA synthesis results show that whole FFT processor area is $0.93~{hbox {mm}}^{2}$, and the power consumption is 42 mW with 90 nm process. The SQNR performance is 57 dB with 12-bit wordlength implementation.
机译:本文提出了一种用于IEEE 802.15.3c(WPAN)标准的高吞吐量FFT处理器。为了满足2.59 Giga-samples / s的吞吐量要求,采用了radix-16 FFT算法并将其重新格式化为一种有效形式,从而减少了所需的蝶形级数。具体来说,基数为16的蝶形处理单元由两个级联的并行/流水线基数为4的蝶形单元组成。优化的流水线结构有利于以低复杂度实现radix-16蝶形运算,并提高了运算速度。此外,还提出了一种新的三阶乘数乘法器,其面积和功耗均低于传统的复数乘法器。此外,设计了一种无冲突的多库存储器寻址方案,以支持多达16路并行和正常顺序的数据输入/输出。无需重新排序输入/输出数据,该方案有助于实现高吞吐量的设计结果。配备了这些新的性能提升技术后,总体而言,所提出的radix-16 FFT处理器具有区域效率高,数据处理率高和硬件利用率高的特点。 EDA综合结果表明,整个FFT处理器面积为$ 0.93〜{hbox {mm}} ^ {2} $,采用90 nm工艺的功耗为42 mW。采用12位字长实现时,SQNR性能为57 dB。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号