首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Finite Alphabet Iterative Decoders for LDPC Codes: Optimization, Architecture and Analysis
【24h】

Finite Alphabet Iterative Decoders for LDPC Codes: Optimization, Architecture and Analysis

机译:LDPC码的有限字母迭代解码器:优化,架构和分析

获取原文
获取原文并翻译 | 示例

摘要

Low-density parity-check (LDPC) codes are adopted in many applications due to their Shannon-limit approaching error-correcting performance. Nevertheless, belief-propagation (BP) based decoding of these codes suffers from the error-floor problem, i.e., an abrupt change in the slope of the error-rate curve that occurs at very low error rates. Recently, a new type of decoders termed finite alphabet iterative decoders (FAIDs) were introduced. The FAIDs use simple Boolean maps for variable node processing, and can surpass the BP-based decoders in the error floor region with very short word length. We restrict the scope of this paper to regular $d_{v}=3$ LDPC codes on the BSC channel. This paper develops a low-complexity implementation architecture for the FAIDs by making use of their properties. Particularly, an innovative bit-serial check node unit is designed for the FAIDs, and a small-area variable node unit is proposed by exploiting the symmetry in the Boolean maps. Moreover, an optimized data scheduling scheme is proposed to increase the hardware utilization efficiency. From synthesis results, the proposed FAID implementation needs only 52% area to reach the same throughput as one of the most efficient standard Min-Sum decoders for an example (7807, 7177) LDPC code, while achieving better error-correcting performance in the error-floor region. Compared to an offset Min-Sum decoder with longer word length, the proposed design can achieve higher throughput with 45% area, and still leads to possible performance improvement in the error-floor region.
机译:低密度奇偶校验(LDPC)码由于其Shannon-limit接近纠错性能而被许多应用所采用。然而,这些码的基于置信传播(BP)的解码遭受了本底误差问题,即,在非常低的误码率下发生的误码率曲线的斜率的突变。最近,引入了一种新型的称为有限字母迭代解码器(FAID)的解码器。 FAID使用简单的布尔映射进行变量节点处理,并且可以在错误基底区域中以非常短的字长超过基于BP的解码器。我们将本文的范围限制为BSC通道上常规的$ d_ {v} = 3 $ LDPC码。本文利用FAID的属性为FAID开发了一种低复杂度的实现体系结构。特别地,针对FAID设计了一种创新的比特串行校验节点单元,并通过利用布尔映射图中的对称性提出了一种小面积的可变节点单元。此外,提出了一种优化的数据调度方案,以提高硬件利用率。从综合结果来看,建议的FAID实现仅需要52%的面积即可达到与示例(7807,7177)LDPC码中最高效的标准最小和解码器之一相同的吞吐量,同时在错误中实现更好的纠错性能。 -地板区域。与具有更长的字长的偏移最小和解码器相比,所提出的设计可以在面积为45%的情况下实现更高的吞吐量,并且仍然可以在误差层区域中提高性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号