首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 0.6-V 10-bit 200-kS/s Fully Differential SAR ADC With Incremental Converting Algorithm for Energy Efficient Applications
【24h】

A 0.6-V 10-bit 200-kS/s Fully Differential SAR ADC With Incremental Converting Algorithm for Energy Efficient Applications

机译:具有增效转换算法的0.6V 10位200kS / s全差分SAR ADC,用于节能应用

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a fully differential 10-bit energy efficient successive approximation register (SAR) analog-to-digital converter (ADC) by using incremental converting method. The voltage difference of the input between two successive samples is acquired and resolved. A judge window is properly designed, and several conversion steps of significant bits could be skipped when the voltage difference is within the preset window. Thus, the power consumptions of the digital-to-analog converter (DAC), logic circuit, and comparator are greatly saved. Moreover, the differential structure also helps to suppress common mode noise and even harmonic noise. The design is implemented with a standard 0.18- CMOS technology. Test results show that the power consumption of the ADC with the proposed algorithm is reduced by at least 42.8% comparing to the conventional structure. The measured DNL and INL are within 0.29 LSB and 0.80 LSB, respectively. At a 0.6-V supply and a 200-kS/s sampling rate, the ADC achieves an ENOB of 9.34 and a figure-of-merit of 8.87 fJ/conv.-step.
机译:本文提出了一种采用增量转换方法的全差分10位高效节能逐次逼近寄存器(SAR)模数转换器(ADC)。采集并解析两个连续采样之间的输入电压差。判断窗口的设计适当,当电压差在预设窗口内时,可以跳过几个有效位的转换步骤。因此,大大节省了数模转换器(DAC),逻辑电路和比较器的功耗。此外,差分结构还有助于抑制共模噪声甚至谐波噪声。该设计采用标准的0.18- CMOS技术实现。测试结果表明,与传统结构相比,采用该算法的ADC功耗至少降低了42.8%。测得的DNL和INL分别在0.29 LSB和0.80 LSB之内。在0.6V电源和200kS / s采样率的情况下,ADC的ENOB为9.34,品质因数为8.87 fJ / conv.-step。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号