首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Standard-Cell-Design-Flow Compatible Energy-Recycling Logic With 70% Energy Saving
【24h】

A Standard-Cell-Design-Flow Compatible Energy-Recycling Logic With 70% Energy Saving

机译:与标准单元设计流程兼容的能量回收逻辑,节能70%

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an energy-recycling micro-architecture and the associated adiabatic logic for ultra-low energy applications, such as implantable bioelectronics. The proposed design achieves low power by transferring and recycling energy between digital logic blocks along with the signal propagation. The CMOS-like layout methodology allows the adiabatic logic core to be synthesized and auto-placed-and-routed with current EDA tools for complex digital systems. A 50% energy saving can be achieved for up to 100 MHz compared to conventional static CMOS logic. As a proof of concept, a 14-tap 8-bit finite impulse response (FIR) filter has been implemented in 90-nm CMOS for implantable neural signal processing. With only 16% area overhead compared to the static CMOS counterpart, the proposed design achieves 70% to 53% of energy reduction for 87 kHz to 410 kHz from a 1 V supply. The FIR filter realized with the proposed energy-recycling logic achieves an FoM of 5.33 nW/MHz/Tap/In-bit/Coeff-bit, yielding a 1.9 to 42 higher energy efficiency than the state-of-the-art custom energy-efficient FIR designs.
机译:本文提出了一种能量回收微体系结构以及相关的绝热逻辑,适用于超低能量应用,例如可植入生物电子学。所提出的设计通过在数字逻辑块之间转移和回收能量以及信号传播来实现低功耗。类似于CMOS的布局方法允许绝热逻辑核心通过用于复杂数字系统的当前EDA工具进行合成,自动放置和布线。与传统的静态CMOS逻辑相比,在高达100 MHz的频率下可实现50%的节能。作为概念验证,已经在90nm CMOS中实现了14抽头8位有限脉冲响应(FIR)滤波器,用于可植入神经信号处理。与静态CMOS同类产品相比,仅16%的面积开销,该拟议的设计从1 V电源实现87 kHz至410 kHz的能耗降低了70%至53%。通过建议的能量回收逻辑实现的FIR滤波器的FoM为5.33 nW / MHz / Tap / In-bit / Coeff-bit,与最新的定制能源相比,能效提高了1.9至42高效的FIR设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号