...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >An Ultra-Low Power 1.7-2.7 GHz Fractional-N Sub-Sampling Digital Frequency Synthesizer and Modulator for IoT Applications in 40 nm CMOS
【24h】

An Ultra-Low Power 1.7-2.7 GHz Fractional-N Sub-Sampling Digital Frequency Synthesizer and Modulator for IoT Applications in 40 nm CMOS

机译:用于40 nm CMOS的物联网应用的超低功耗1.7-2.7 GHz小数N分采样数字频率合成器和调制器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper introduces an ultra-low power 1.7-2.7-GHz fractional-N sub-sampling digital PLL (SS-DPLL) for Internet-of-Things (IoT) applications targeting compliance with Bluetooth Low Energy (BLE) and IEEE802.15.4 standards. A snapshot time-to-digital converter (TDC) acts as a digital sub-sampler featuring an increased out-of-range gain and without any assistance from the traditional counting of DCO edges, thus further reducing power consumption. With a proposed DCO-divider phase rotation in the feedback path, the impact of the digital-to-time converter's (DTC's) non-linearity on the PLL is reduced and improves fractional spurs by at least 8 dB across BLE channels. Moreover, a “variable-preconditioned LMS” calibration algorithm is introduced to dynamically correct the DTC gain error with fractional frequency control word (FCW) down to 1/16384. Fabricated in 40 nm CMOS, the SS-DPLL achieves phase noise performance of -109 dBc/Hz at 1 MHz offset, while consuming a record-low power of 1.19 mW.
机译:本文介绍了针对物联网(IoT)应用的超低功耗1.7-2.7 GHz分数N分采样数字PLL(SS-DPLL),旨在符合蓝牙低功耗(BLE)和IEEE802.15.4标准。快照时间数字转换器(TDC)充当数字子采样器,具有增加的超出范围的增益,并且无需传统DCO边缘计数的任何帮助,从而进一步降低了功耗。通过在反馈路径中建议使用DCO分频器相位旋转,可以减少BLE数模转换器(DTC)非线性对PLL的影响,并将杂散分数提高至少8 dB。此外,引入了“变量预处理的LMS”校准算法,以分数频率控制字(FCW)降至1/16384来动态校正DTC增益误差。 SS-DPLL采用40 nm CMOS制成,在1 MHz偏移时达到-109 dBc / Hz的相位噪声性能,同时消耗了1.19 mW的创纪录低功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号