...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >FPGA-Based Low-Visibility Enhancement Accelerator for Video Sequence by Adaptive Histogram Equalization With Dynamic Clip-Threshold
【24h】

FPGA-Based Low-Visibility Enhancement Accelerator for Video Sequence by Adaptive Histogram Equalization With Dynamic Clip-Threshold

机译:基于FPGA的低可见性增强加速器,用于通过动态剪辑阈值的自适应直方图均衡进行视频序列

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In the natural and practical scenario, the captured video sequence under bad weather situations or low light conditions often suffers from poor visibility and low-contrast problems. This hurts the performance of the high-level processing, e.g. object tracking or recognition. In this paper, we develop an FPGA-based low-visibility enhancement accelerator for video sequence by adaptive histogram equalization with dynamic clip-threshold (AHEwDC) which is determined by the visibility assessment. The main goal is to improve the low visibility with high image quality for both hazy and low-light video sequences in real-time. Firstly, a concept to quantify the visual perception based on supervised learning is to estimate the visibility score. Then, to avoid the problem of noise amplification in the conventional method, we propose a visibility assessment model to find an optimal clip-threshold. The contrast energy of gray channel, yellow-blue channel and red-green channel, average saturation, and gradients are statistical features in the model to describe the visibility of an image. Finally, to meet the speed requirement for video sequence processing, a specified hardware architecture for both visibility assessment and AHEwDC is implemented on FPGA. Besides, a mean spatial filter for cumulative distribution functions (CDFs) of the AHE is developed for suppressing the noise caused by a single-color local region. The demonstration system on the DE1-SoC platform with the Intel Cyclone V FPGA device with the max working frequency of 75.84 MHz is capable of processing 30 fps FHD ( $1920imes 1080$ ) video.
机译:在自然和实际情况下,恶劣天气情况下或低光线条件下的捕获视频序列往往存在差的可见性和低对比度问题。这伤害了高级处理的性能,例如,对象跟踪或识别。在本文中,我们通过通过可见度评估确定的动态剪辑阈值(AHEWDC)来开发基于FPGA的低可见性增强加速器,用于通过自适应直方图均衡。主要目标是在实时提高朦胧和低光视频序列的高图像质量的低可见度。首先,基于监督学习量化视觉感知的概念是估计可见性得分。然后,为了避免传统方法中的噪声放大问题,我们提出了一种可见性评估模型来找到最佳剪辑阈值。灰色通道,黄色蓝色通道和红绿通道的对比度,平均饱和度和梯度是模型中的统计特征,以描述图像的可见性。最后,为了满足视频序列处理的速度要求,在FPGA上实现了可见性评估和AHEWDC的指定硬件架构。此外,开发了用于抑制由单色局部区域引起的噪声的累积分布函数(CDFS)的平均空间滤波器。具有最大工作频率为75.84MHz的Intel Cyclone V FPGA设备的DE1-SoC平台上的演示系统能够处理30 FPS FHD(<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 1920 times 1080 $ ) 视频。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号