首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Energy-Efficient Hardware Architectures for Fast Polar Decoders
【24h】

Energy-Efficient Hardware Architectures for Fast Polar Decoders

机译:用于快速极性解码器的节能硬件架构

获取原文
获取原文并翻译 | 示例

摘要

Interest in polar codes has increased significantly upon their selection as a coding scheme for the 5(th) generation wireless communication standard (5G). While the research on polar code decoders mostly targets improved throughput, few implementations address energy consumption, which is critical for platforms that prioritize energy efficiency, such as massive machine-type communications (mMTC). In this work, we first propose a novel Fast-SSC decoder architecture that has novel architectural optimizations to reduce area, power, and energy consumption. Then, we extend our work to an energy-efficient implementation of the fast SC-Flip (SCF) decoder. We show that sorting a limited number of indices for extra decoding attempts is sufficient to practically match the performance of SCF, which enables employing a low-complexity sorter architecture. To our knowledge, the proposed SCF architecture is the first hardware realization of fast SCF decoding. Synthesis results targeting TSMC 65nm CMOS technology show that the proposed Fast-SSC decoder architecture is 18 more energy-efficient, has 14 less area and 30 less power consumption compared to state-of-the-art decoders in the literature. Compared to the state-of-the-art available SC-List (SCL) decoders that have equivalent error-correction performance, proposed Fast-SCF decoder is 29 faster while being $2.7imes $ more energy-efficient and 51 more area-efficient.
机译:在其选择作为第5(Th)生成无线通信标准(5G)的编码方案时,对极性代码的兴趣显着增加。虽然对极性代码解码器的研究主要是目标提高的吞吐量,但很少的实现解决能耗,这对于优先考虑能源效率的平台至关重要,例如大量机器型通信(MMTC)。在这项工作中,我们首先提出了一种新的FAST-SSC解码器架构,具有新颖的建筑优化来减少面积,功率和能量消耗。然后,我们将我们的工作扩展到快速SC-FLIP(SCF)解码器的节能实现。我们表明,为额外的解码尝试进行排序有限数量的指标是足以实际上匹配SCF的性能,这使得能够采用低复杂性分拣机架构。据我们所知,所提出的SCF架构是第一个快速SCF解码的硬件实现。靶向TSMC 65NM CMOS技术的合成结果表明,与文献中的最先进的解码器相比,所提出的FAST-SSC解码器架构具有18个更少的区域和30个功耗。与具有等效纠错性能的最先进的可用SC-LIST(SCL)解码器相比,提出的FAST-SCF解码器是29速度,而速度为2.7美元,节能51次更高的区域效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号