首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Low-Latency Reconfigurable Entropy Digital True Random Number Generator With Bias Detection and Correction
【24h】

Low-Latency Reconfigurable Entropy Digital True Random Number Generator With Bias Detection and Correction

机译:具有偏置检测和校正的低延迟可重新配置熵数字真随机数发生器

获取原文
获取原文并翻译 | 示例

摘要

Digital true-random number generators (TRNG) are increasingly employed to generate random channels in low-power resource-constrained IoT devices at the network edge. However, their susceptibility to process variations, or even intrusion attacks, degrade the generated entropy requiring an on-the-fly processor for detection of bias variations and correction. This work proposes a two-step search process to implement an optimized search that minimizes the latency (number of clock-cycles) for bias correction implemented on a FPGA platform. The first step implements a subset of NIST tests for entropy validation and an additional autocorrelator is used for entropy validation and bias detection on-the-fly in the second step. Measured results with the proposed algorithm implemented on FPGA shows significant improvement in the probability of bias correction with low number of trials. The measured power consumption of the TRNG and the bias correction is 10.22mW and 10.96mW respectively at 1.25 V with 18 kHz throughput for three random channels.
机译:越来越多地用于在网络边缘的低功耗资源受限的物联网中生成随机通道的数字真正随机数生成器(TRNG)。然而,它们对处理变化或甚至入侵攻击的易感性降低了所产生的熵,需要用于检测偏置变化和校正的现有处理器。该工作提出了一种两步搜索过程来实现优化的搜索,该搜索可最大限度地减少在FPGA平台上实现的偏差校正的延迟(时钟周期数)。第一步实现了熵验证的NIST测试的子集,并且在第二步中使用额外的自动支持器用于熵验证和偏置检测。使用在FPGA上实现的所提出的算法的测量结果显示出偏差校正的概率,具有较数较少的试验。 TRNG的测量功耗和偏置校正分别为10.22mW和10.96MW,分别为1.25 V,具有18 kHz吞吐量,用于三个随机通道。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号