首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Power-, Area-, and Compression-Efficient Eight-Point Approximate 2-D Discrete Tchebichef Transform Hardware Design Combining Truncation Pruning and Efficient Transposition Buffers
【24h】

Power-, Area-, and Compression-Efficient Eight-Point Approximate 2-D Discrete Tchebichef Transform Hardware Design Combining Truncation Pruning and Efficient Transposition Buffers

机译:结合截断修剪和高效置换缓冲器的功率,面积和压缩高效八点近似二维离散Tchebichef变换硬件设计

获取原文
获取原文并翻译 | 示例

摘要

Due to the intensive use of discrete transforms in image/video coding, the search for fast and power-efficient design approaches for their hardware implementation becomes essential. The Discrete Tchebichef Transform (DTT) represents a discrete class of the Chebyshev orthogonal polynomials, and it is an alternative for the Discrete Cosine Transform, commonly used in picture coding. The state-of-the-art approximate DTT matrix is composed of 0, 1, -1, 2, and -2 values. In this work, we propose a new approximation for the 8-point DTT, with a higher power-and compression-efficiency by exploring coefficient truncation, leading to the values 1/16, -1/16, 1/8, and -1/8. Considering operations with integers, the smaller magnitude of coefficients causes truncation in the internal transform calculations and leads to lower values for the non-diagonal residues, which reduces non-orthogonality. The results show that the proposed 8-point pruned approximate DTT hardwired ASIC solutions increase the maximum frequency up to 64%, minimize the circuit area up to 43.6%, and saves up to 65.4% in power dissipation. The results of our DTT approximation proposal mapped for FPGA show an increase of up to 58.9% on maximum frequency, and savings of about 28.7% and 32.2% on slices and dynamic power, respectively, when compared with the literature. Our approximate DTT proposal also achieves higher compression ratio and less quality loss in the compressed image, when compared to state-of-the-art approximate DTT hardware designs.
机译:由于在图像/视频编码中大量使用了离散变换,因此对于其硬件实现而言,寻找快速,省电的设计方法变得至关重要。离散Tchebichef变换(DTT)表示Chebyshev正交多项式的离散类,它是通常在图片编码中使用的离散余弦变换的替代方法。最新的近似DTT矩阵由0、1,-1、2和-2值组成。在这项工作中,我们通过探索系数截断,为8点DTT提出了一种新的近似值,具有更高的功率和压缩效率,从而得出了值1/16,-1 / 16、1 / 8和-1 / 8。考虑到整数运算,较小的系数会导致内部变换计算中的截断,并导致非对角残差的值降低,从而降低了非正交性。结果表明,提出的8点修剪近似DTT硬连线ASIC解决方案将最大频率提高了64%,将电路面积最小化了达43.6%,并节省了高达65.4%的功耗。与文献相比,我们针对FPGA映射的DTT近似建议的结果显示,最大频率上的增加幅度高达58.9%,而切片和动态功耗上分别节省了约28.7%和32.2%。与最新的近似DTT硬件设计相比,我们的近似DTT提议还可以在压缩图像中实现更高的压缩率和更少的质量损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号