...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An Area-Efficient On-Chip Memory System for Massive MIMO Using Channel Data Compression
【24h】

An Area-Efficient On-Chip Memory System for Massive MIMO Using Channel Data Compression

机译:使用通道数据压缩的大规模MIMO区域有效片上存储系统

获取原文
获取原文并翻译 | 示例
           

摘要

Massivemultiple–input-multiple–outputhas proven to deliver improvements in both spectral and transmitted energy efficiency. However, these improvements come at the cost of critical design challenges for the hardware implementation due to the huge amount of data that has to be processed immediately, especially the storage of large channel state information (CSI) matrices. This paper presents an on-chip memory system equipped with CSI which provides high area efficiency, while supporting flexible accesses and high bandwidths. Optimization across system-algorithm-hardware is used to develop hardware-friendly compression algorithms exploring propagation characteristics and large antenna-array features. More specifically, group-based and spatial-angular transform algorithms are implemented in a heterogeneous memory system, which consists of an unified memory for storing compressed CSI and a parallel memory for flexible access. Up to 75% memory can be saved for a 128-antenna system, at a less than 0.8dB performance loss. Implemented inST28nm FD-SOI technology, the capacity of designed system is 1.06Mb, which is equivalent to 4Mb uncompressed memory and can store 100$128imes 10$channel matrices. The area is 0.47 mm2, demonstrating a 58% reduction compared with a memory system without CSI compression. With a supply voltage of 1.0V, the memory system can run at 833 MHz, providing a 833Gb/s access bandwidth.
机译:大量 n <斜体xmlns:mml = “ http://www.w3.org/1998/Math/MathML ” xmlns:xlink = “ http://www.w3.org/1999/xlink ”>事实证明,多输入多输出可以改善频谱和传输能量效率。但是,由于必须立即处理大量数据,尤其是大通道状态信息(CSI)矩阵的存储,因此这些改进的代价是对硬件实现提出了关键的设计挑战。本文提出了一种配备CSI的片上存储系统,该系统可提供高区域效率,同时支持灵活的访问和高带宽。跨系统算法硬件的优化用于开发对硬件友好的压缩算法,以探索传播特性和大型天线阵列特性。更具体地说,在异构存储系统中实现了基于组的空间角度变换算法,该系统由用于存储压缩CSI的统一存储器和用于灵活访问的并行存储器组成。对于128天线系统,最多可以节省75%的内存,而性能损失不到0.8dB。在 n <斜体xmlns:mml = “ http://www.w3.org/1998/Math/MathML ” xmlns:xlink = “ http://www.w3.org/1999/xlink ”中实现> ST n28nm FD-SOI技术,设计的系统容量为1.06Mb,相当于4Mb的未压缩内存,可以存储100 n $ 128 times 10 $ nchannel矩阵。面积为0.47毫米 n 2 n,与没有CSI压缩的内存系统相比,其性能降低了58 %。借助1.0V的电源电压,该存储系统可以在833 MHz下运行,提供833Gb / s的访问带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号