首页> 外文期刊>Biomedical Circuits and Systems, IEEE Transactions on >Normally Off ECG SoC With Non-Volatile MCU and Noise Tolerant Heartbeat Detector
【24h】

Normally Off ECG SoC With Non-Volatile MCU and Noise Tolerant Heartbeat Detector

机译:具有非易失性MCU和耐噪声心跳检测器的通常处于关闭状态的ECG SoC

获取原文
获取原文并翻译 | 示例

摘要

This paper describes an electrocardiograph (ECG) monitoring SoC using a non-volatile MCU (NVMCU) and a noise-tolerant instantaneous heartbeat detector. The novelty of this work is the combination of the non-volatile MCU for normally off computing and a noise-tolerant-QRS (heartbeat) detector to achieve both low-power and noise tolerance. To minimize the stand-by current of MCU, a non-volatile flip-flop and a 6T-4C NVRAM are used. Proposed plate-line charge-share and bit-line non-precharge techniques also contribute to mitigate the active power overhead of 6T-4C NVRAM. The proposed accurate heartbeat detector uses coarse-fine autocorrelation and a template matching technique. Accurate heartbeat detection also contributes system-level power reduction because the active ratio of ADC and digital block can be reduced using heartbeat prediction. Measurement results show that the fully integrated ECG-SoC consumes 6.14 A including 1.28-A non-volatile MCU and 0.7-A heartbeat detector.
机译:本文介绍了一种使用非易失性MCU(NVMCU)和耐噪声瞬时心跳检测器的心电图仪(ECG)监视SoC。这项工作的新颖之处在于将常用于非正常计算的非易失性MCU与耐噪声QRS(心跳)检测器相结合,以实现低功耗和噪声容限。为了最大程度地降低MCU的待机电流,使用了非易失性触发器和6T-4C NVRAM。提议的板线共享电荷和位线非预充电技术也有助于减轻6T-4C NVRAM的有功功率开销。提出的精确心跳检测器使用粗精细自相关和模板匹配技术。准确的心跳检测还有助于降低系统级功耗,因为可以使用心跳预测来降低ADC和数字模块的有效比率。测量结果表明,完全集成的ECG-SoC消耗6.14 A电流,其中包括1.28-A非易失性MCU和0.7-A心跳检测器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号