首页> 外文期刊>IEEE transactions on biomedical circuits and systems >Low-Power High-Input-Impedance EEG Signal Acquisition SoC With Fully Integrated IA and Signal-Specific ADC for Wearable Applications
【24h】

Low-Power High-Input-Impedance EEG Signal Acquisition SoC With Fully Integrated IA and Signal-Specific ADC for Wearable Applications

机译:低功耗高输入阻抗EEG信号采集SOC,具有完全集成的IA和特定于可穿戴应用的ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a low-power high-input-impedance analog-front-end (AFE) design including an instrumentational-amplifier (IA) and a neural-signal-specific ADC (NSS-ADC) for continuous acquisition of electroencephalography (EEG) signals. In the proposed AFE, low-voltage low-power design techniques are used to reduce the power consumption of the whole system. Furthermore, by utilizing the proposed NSS-ADC, high-amplitude EEG spikes, which convey more important information, are converted with higher resolutions, while the background-noise (B-Noise) of the EEG signal is converted with the lowest resolution. Hence, when the NSS-ADC enters the inactive region, the resolution- and DAC- controlling-units (RCU and DCU) set the analog and digital components of the NSS-ADC into off mode, which leads to power reduction. Based on measurement results, the AFE consumes a power of 3.7 W under the sampling rate of 20 KS/s. In the proposed AFE, to avoid signal attenuation, active-electrodes (AEs) are utilized to enhance the input impedance of the AFE up to 102 G and 5.2 G at 1 Hz and 20 Hz, respectively. In addition, by using circuit-design techniques the input-referred-noise is reduced as low as 1.5 V-rms over 0.5-1.2 kHz. Finally, by using a transconductance-driven-right-leg (TDRL) and a common-mode-feedback (CMFB) blocks, a common-mode-rejection-ratio (CMRR) of 108 dB is achieved.
机译:本文介绍了一种低功耗的高输入阻抗模数前端(AFE)设计,包括仪器放大器(IA)和神经信号特定的ADC(NSS-ADC),用于连续采集脑电图(EEG)信号。在所提出的AFE中,使用低压低功耗设计技术来降低整个系统的功耗。此外,通过利用所提出的NSS-ADC,传达更重要信息的高幅度EEG尖峰,随着更高的分辨率转换,而EEG信号的背景噪声(B噪声)以最低分辨率转换。因此,当NSS-ADC进入非活动区域时,分辨率和DAC-控制单元(RCU和DCU)将NSS-ADC的模拟和数字组件设置为OFF模式,这导致功率降低。基于测量结果,AFE在20ks / s的采样率下消耗3.7W的功率。在所提出的AFE中,为了避免信号衰减,利用有源电极(AES)以分别在1Hz和20Hz处增强902g和5.2g的输入阻抗。另外,通过使用电路设计技术,输入引用噪声低至1.5 V-RMS,超过0.5-1.2 kHz。最后,通过使用跨导驱动右腿(TDRL)和共模反馈(CMFB)块,实现了108dB的共模抑制比(CMRR)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号