首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Fast Decoding ECC for Future Memories
【24h】

Fast Decoding ECC for Future Memories

机译:快速解码ECC用于未来的记忆

获取原文
获取原文并翻译 | 示例
       

摘要

High-performance storage class memories could benefit from a fast decoding error correcting code (ECC), able to correct a few errors in just a few nanoseconds. The class of BCH codes provides excellent candidates to play this role. The low latency requirement prevents adopting iterative or sequential processes in the encoding and decoding phases—as traditionally done for storage application based on Flash NAND technology. Therefore, we propose an architecture for fast decoding of double and triple ECCs. In our architecture, any time-consuming iterative computation is eliminated, and the most complex evaluations are isolated and carried in parallel with the other terms, to avoid bottlenecks in the decoder. In particular, the error locator polynomial is computed by a combinatorial logic, and its roots are searched by testing all the bits simultaneously. Here, we describe a gate-level design of these architectures. We also give an in-depth analysis of hardware-oriented implementations of finite field operations, and of bases for element representation.
机译:高性能存储类存储器可受益于快速解码纠错码(ECC),能够在几纳秒内纠正一些错误。 BCH代码类别为发挥这一作用提供了出色的候选人。低等待时间要求可防止在编码和解码阶段采用迭代或顺序处理,这是传统上基于Flash NAND技术的存储应用所做的。因此,我们提出了一种用于快速解码双ECC和三ECC的体系结构。在我们的架构中,消除了任何耗时的迭代计算,并且隔离了最复杂的评估并与其他术语并行进行,以避免解码器出现瓶颈。特别是,错误定位器多项式由组合逻辑计算,并且其根是通过同时测试所有位来搜索的。在这里,我们描述了这些架构的门级设计。我们还对有限域操作的面向硬件的实现以及元素表示的基础进行了深入分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号