首页> 外文会议>International SoC Design Conference >Hardware optimizations of hard-decision ECC decoders for MLC NAND flash memories
【24h】

Hardware optimizations of hard-decision ECC decoders for MLC NAND flash memories

机译:用于MLC NAND闪存的硬决策ECC解码器的硬件优化

获取原文

摘要

This paper summarizes various optimization schemes of BCH-based error-correction code (ECC) decoders for commercialized NAND flash memories. To improve the energy efficiency by relaxing the decoding energy consumption or by increasing the decoding throughput, the decoder architectures are carefully analyzed to share the internal processing units. The enhanced folding technique can be applied to reduce the hardware complexity further while constructing the regular pipelined processing. In addition, the pre-processing method can be used for reducing the number of on-chip SRAM memory accesses in decoding of BCH-based product codes, saving the decoding energy significantly.
机译:本文总结了用于商用NAND闪存的基于BCH的纠错码(ECC)解码器的各种优化方案。为了通过放松解码能量消耗或通过增加解码吞吐量来提高能量效率,仔细分析解码器体系结构以共享内部处理单元。可以使用增强的折叠技术来进一步减少硬件复杂性,同时构造常规的流水线处理。此外,该预处理方法可用于减少基于BCH的产品代码的解码中片上SRAM存储器访问的次数,从而显着节省了解码能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号