首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Capacity of the MLC NAND Flash Channel
【24h】

Capacity of the MLC NAND Flash Channel

机译:MLC NAND闪存通道的容量

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we develop a framework for evaluating the symmetric capacity of multilevel-cell (MLC) NAND flash devices while making very few assumptions regarding the underlying device physics. A set of recursive equations are derived that allow one to measure the symmetric capacity for any given page in a flash device using simple conditional statistics that can be extracted experimentally. Using data captured from two different 1y nm MLC devices, we demonstrate that the symmetric capacity of a flash page not only depends on the amount of program/erase cycling and data retention stress that has accumulated, but also on the position of the page within the flash block. We then study the effect on symmetric capacity of using optimized read-back schemes (both hard and soft) and show that while there is significant benefit, not all pages in the block are improved by the same amount. Finally, we show that it is possible to design error correction architectures that harness the inherent variation of symmetric capacity within a flash block to dramatically extend the program/erase cycling endurance of flash-based storage systems.
机译:在本文中,我们开发了一个框架,用于评估多级单元(MLC)NAND闪存设备的对称容量,同时对基本的设备物理原理做出很少的假设。导出了一组递归方程,该方程允许使用简单的条件统计量来测量闪存设备中任何给定页面的对称容量,该条件统计量可以通过实验提取。使用从两个不同的1y nm MLC器件捕获的数据,我们证明了闪存页面的对称容量不仅取决于编程/擦除循环的数量和累积的数据保留压力,还取决于页面在闪存中的位置。闪光灯块。然后,我们研究了使用优化的回读方案(硬性和软性)对对称容量的影响,并表明虽然有很大的好处,但并不是块中的所有页面都得到相同的改善。最后,我们表明可以设计出利用闪存块内对称容量的固有变化来显着扩展基于闪存的存储系统的程序/擦除循环寿命的纠错架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号