首页> 外文期刊>Computer Architecture Letters >The Accelerator Store framework for high-performance, low-power accelerator-based systems
【24h】

The Accelerator Store framework for high-performance, low-power accelerator-based systems

机译:用于高性能,低功耗基于加速器的系统的Accelerator Store框架

获取原文
获取原文并翻译 | 示例

摘要

Hardware acceleration can increase performance and reduce energy consumption. To maximize these benefits, accelerator- based systems that emphasize computation on accelerators (rather than on general purpose cores) should be used. We introduce the “accelerator store,” a structure for sharing memory between accelerators in these accelerator-based systems. The accelerator store simplifies accelerator I/O and reduces area by mapping memory to accelerators when needed at runtime. Preliminary results demonstrate a 30% system area reduction with no energy overhead and less than 1% performance overhead in contrast to conventional DMA schemes.
机译:硬件加速可以提高性能并减少能耗。为了最大程度地发挥这些优势,应该使用强调加速器(而不是通用内核)的基于加速器的系统。我们介绍了“加速器存储”,一种在这些基于加速器的系统中的加速器之间共享内存的结构。加速器存储在运行时需要时将内存映射到加速器,从而简化了加速器I / O并减小了面积。初步结果表明,与传统的DMA方案相比,系统面积减少了30%,没有能源开销,而性能开销却不到1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号