首页> 外文期刊>Computer Architecture Letters >DRAMA: An Architecture for Accelerated Processing Near Memory
【24h】

DRAMA: An Architecture for Accelerated Processing Near Memory

机译:DRAMA:一种用于加速内存附近处理的体系结构

获取原文
获取原文并翻译 | 示例
       

摘要

Improving energy efficiency is crucial for both mobile and high-performance computing systems while a large fraction of total energy is consumed to transfer data between storage and processing units. Thus, reducing data transfers across the memory hierarchy of a processor (i.e., off-chip memory, on-chip caches, and register file) can greatly improve the energy efficiency. To this end, we propose an architecture, DRAMA, that 3D-stacks coarse-grain reconfigurable accelerators (CGRAs) atop off-chip DRAM devices. DRAMA does not require changes to the DRAM device architecture, apart from through-silicon vias (TSVs) that connect the DRAM device's internal I/O bus to the CGRA layer. We demonstrate that DRAMA can reduce the energy consumption to transfer data across the memory hierarchy by 66-95 percent while achieving speedups of up to 18× over a commodity processor.
机译:能源效率对于移动和高性能计算系统都是至关重要的,而总能量的很大一部分要消耗在存储单元和处理单元之间传输数据。因此,减少跨处理器的存储器层次结构(即,片外存储器,片上高速缓存和寄存器文件)的数据传输可以极大地提高能量效率。为此,我们提出了一种架构DRAMA,该架构将3D堆栈粗粒度可重新配置的加速器(CGRA)堆叠在片外DRAM设备之上。除了将DRAM设备的内部I / O总线连接到CGRA层的硅通孔(TSV),DRAMA不需要更改DRAM设备的体系结构。我们证明了DRAMA可以将在整个内存层次结构上传输数据的能耗降低66-95%,同时在商用处理器上的速度提高了18倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号