首页> 外文期刊>IEEE computer architecture letters >Ramulator: A Fast and Extensible DRAM Simulator
【24h】

Ramulator: A Fast and Extensible DRAM Simulator

机译:Ramulator:一种快速且可扩展的DRAM模拟器

获取原文
获取原文并翻译 | 示例

摘要

Recently, both industry and academia have proposed many different roadmaps for the future of DRAM. Consequently, there is a growing need for an extensible DRAM simulator, which can be easily modified to judge the merits of today's DRAM standards as well as those of tomorrow. In this paper, we present Ramulator , a fast and cycle-accurate DRAM simulator that is built from the ground up for extensibility. Unlike existing simulators, Ramulator is based on a generalized template for modeling a DRAM system, which is only later infused with the specific details of a DRAM standard. Thanks to such a decoupled and modular design, Ramulator is able to provide out-of-the-box support for a wide array of DRAM standards: DDR3/4, LPDDR3/4, GDDR5, WIO1/2, HBM, as well as some academic proposals (SALP, AL-DRAM, TL-DRAM, RowClone, and SARP). Importantly, Ramulator does not sacrifice simulation speed to gain extensibility: according to our evaluations, Ramulator is 2.5 faster than the next fastest simulator. Ramulator is released under the permissive BSD license.
机译:最近,业界和学术界都为DRAM的未来提出了许多不同的路线图。因此,对可扩展的DRAM仿真器的需求日益增长,可以轻松地对其进行修改以判断当今和未来DRAM标准的优点。在本文中,我们介绍了Ramulator,这是一种快速且精确周期的DRAM模拟器,该模拟器是从头开始构建的,以实现扩展性。与现有的模拟器不同,Ramulator基于用于DRAM系统建模的通用模板,该模板后来才注入DRAM标准的特定细节。得益于这种解耦的模块化设计,Ramulator能够为各种DRAM标准提供开箱即用的支持:DDR3 / 4,LPDDR3 / 4,GDDR5,WIO1 / 2,HBM以及一些学术建议(SALP,AL-DRAM,TL-DRAM,RowClone和SARP)。重要的是,Ramulator不会牺牲仿真速度来获得可扩展性:根据我们的评估,Ramulator比第二快的仿真器快2.5。 Ramulator是在许可的BSD许可下发布的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号