首页> 外文期刊>IEEE/ACM Transactions on Networking >MSXmin: a modular multicast ATM packet switch with low delay and hardware complexity
【24h】

MSXmin: a modular multicast ATM packet switch with low delay and hardware complexity

机译:MSXmin:具有低延迟和硬件复杂性的模块化多播ATM数据包交换机

获取原文
获取原文并翻译 | 示例

摘要

We propose and analyze the architecture for a large-scale high-speed multicast switch called MSXmin. The hardware complexity of MSXmin is O(N log/sup 2/ N) which compares favorably with existing architectures. Further, the internal latency of the MSXmin is O(log/sup 2/ N) bits. While it is superior to the existing architectures in terms of the hardware complexity and the internal latency, it is comparable to other multicast switches in terms of the header overhead and translation table complexity. MSXmin is output buffered and based on the group knockout principle. Moreover, MSXmin is a dual-bit-controlled tree-based switch.
机译:我们提出并分析了称为MSXmin的大规模高速多播交换机的体系结构。 MSXmin的硬件复杂度为O(N log / sup 2 / N),与现有体系结构相比非常好。此外,MSXmin的内部等待时间为O(log / sup 2 / N)位。尽管在硬件复杂性和内部延迟方面优于现有体系结构,但在报头开销和转换表复杂性方面可与其他多播交换机媲美。 MSXmin是输出缓冲的,基于组敲除原理。而且,MSXmin是一个双位控制的基于树的交换机。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号