首页> 外文期刊>IEE Proceedings. Part G, Circuits, Devices and Systems >Switched-capacitor pipelined logarithmic A/D and D/A convertors
【24h】

Switched-capacitor pipelined logarithmic A/D and D/A convertors

机译:开关电容器流水线对数A / D和D / A转换器

获取原文
获取原文并翻译 | 示例
       

摘要

The authors present two switched-capacitor circuits with modest complexity to implement a pipelined logarithmic digital-analogue convertor (LDAC) and logarithmic analogue-digital convertor (LADC), respectively, which spend only one clock time per conversion. In addition, the effect of the capacitor-ratio mismatch on the conversion errors of the convertor circuits is discussed. Hence, from the available maximum capacitor-ratio value and mismatch of the present integrated circuit (IC) technology, the feasible bit length of the pipelined LDAC and LADC can be computed.
机译:作者介绍了两种复杂度适中的开关电容器电路,分别用于实现流水线对数模拟转换器(LDAC)和对数模数转换器(LADC),每次转换仅花费一个时钟时间。另外,讨论了电容器比率不匹配对转换器电路的转换误差的影响。因此,从可用的最大电容器比率值和当前集成电路(IC)技术的失配,可以计算流水线的LDAC和LADC的可行比特长度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号