【24h】

Reduced CORDIC based logarithmic convertor

机译:减少基于CORDIC的对数转换

获取原文

摘要

In this work, a novel method Reduced CORDIC Based Logarithm Converter (RCBLC) is introduced for computing the specific-based logarithm of the binary values, and then the hardware architecture of RCBLC based on FPGA is analyzed in detail. Hardware architecture of RCBLC is implemented such that it enables logarithm conversion with both high output bit-sensitivity and low resource utilization. In addition to CORDIC method which includes only add-and-shift operations, using the rapid value reduction method provides an opportunity for calculating logarithm of a value more precise and lower resource utilization comparing to other methods. Thanks to the reduction method in it, RCBLC can provide wide operating input interval for logarithm conversion.
机译:本文介绍了一种新的基于简化CORDIC的对数转换器(RCBLC)来计算二进制值的基于特定对数的方法,然后详细分析了基于FPGA的RCBLC的硬件架构。实现RCBLC的硬件体系结构,使其能够以高输出位敏感度和低资源利用率实现对数转换。除了仅包括加减运算的CORDIC方法之外,与其他方法相比,使用快速减值方法还提供了一个更精确地计算值的对数和降低资源利用率的机会。归功于它的简化方法,RCBLC可以为对数转换提供较宽的操作输入间隔。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号