首页> 外文期刊>IBM Journal of Research and Development >Plasma-etching processes for ULSI semiconductor circuits
【24h】

Plasma-etching processes for ULSI semiconductor circuits

机译:ULSI半导体电路的等离子蚀刻工艺

获取原文
           

摘要

An overview is presented of plasma-etching processes used in the fabrication of ULSI (ultralarge-scale integrated) semiconductor circuits, with emphasis on work in our facilities. Such circuits contain structures having minimum pattern widths of 0.25 µm and less. Challenges in plasma etching in evolving to such dimensions have come from the implementation of antireflective coatings and thinner, more etch-sensitive photoresists; the increased aspect ratios needed to meet design requirements; the additional hard-mask etching steps needed at levels at which lithography is unsuitable for patterning; and increased selectivity requirements, such as the requirement that contact structures be self-aligning. Future circuit density and performance requirements dictate tighter specifications for linewidth variations permitted across a wafer, microloading effects, and device damage. As a result, plasma-etching systems for critical levels are migrating from traditional multifilm, capacitively coupled low-density-plasma systems to medium- and high-density-plasma systems employing exotic or highly polymerizing chemical species specifically designed for one type of film.
机译:本文概述了用于制造ULSI(超大规模集成电路)半导体电路的等离子刻蚀工艺,重点是我们工厂的工作。这种电路包含最小图案宽度为0.25μm或更小的结构。在发展到这样的尺寸方面,等离子蚀刻面临的挑战来自抗反射涂层和更薄,对蚀刻更敏感的光刻胶的应用。满足设计要求所需的增加的长宽比;在光刻不适于图案化的水平上需要的额外的硬掩模蚀刻步骤;以及更高的选择性要求,例如接触结构必须自对准的要求。未来的电路密度和性能要求将规定更严格的规范,以允许晶圆上的线宽变化,微负载效应和器件损坏。结果,临界水平的等离子体蚀刻系统正从传统的多层薄膜,电容耦合的低密度等离子体系统迁移到采用专门为一种类型的薄膜设计的奇异或高聚合化学物种的中密度和高密度等离子体系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号