...
首页> 外文期刊>IBM Journal of Research and Development >Functional verification of the IBM System z10 processor chipset
【24h】

Functional verification of the IBM System z10 processor chipset

机译:IBM System z10处理器芯片组的功能验证

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper describes the comprehensive verification effort of the IBM System z10™ processor chipset, which consists of the z10™ quad-core central processor chip and the companion z10 symmetric multiprocessor (SMP) chip. The z10 processor chipset represented a significant redesign of its predecessor and thus presented a new challenge to ensure complete functional correctness of the product before the construction of actual system hardware. The z10 microprocessor pipeline was completely redesigned to support a doubling of the operating frequency. It also includes new hardware performance features, such as enhanced branch prediction, a reoptimized cache hierarchy, hardware-based prefetching, and a hardware implementation of decimal floating-point arithmetic in IEEE formats. In addition, there were significant hardware changes in the SMP storage hierarchy for optimized data latency performance. These changes include a new system topology, interprocessor book protocol, larger SMP size, and various aggressive cache ownership schemes. Key verification innovations are described, and a direct relationship to improved z10 system quality is provided for most cases.
机译:本文介绍了IBM System z10™处理器芯片组的全面验证工作,该芯片组由z10™四核中央处理器芯片和随附的z10对称多处理器(SMP)芯片组成。 z10处理器芯片组代表了其前身的重大重新设计,因此提出了一个新挑战,即在构建实际的系统硬件之前,要确保产品的完整功能正确性。 z10微处理器管线经过了完全重新设计,以支持将工作频率提高一倍。它还包括新的硬件性能功能,例如增强的分支预测,重新优化的缓存层次结构,基于硬件的预取以及IEEE格式的十进制浮点算术的硬件实现。此外,为了优化数据延迟性能,SMP存储层次结构中进行了重大的硬件更改。这些更改包括新的系统拓扑,处理器间协议,更大的SMP大小以及各种积极的缓存所有权方案。描述了关键的验证创新,并为大多数情况提供了与改进的z10系统质量的直接关系。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号