...
首页> 外文期刊>IBM Journal of Research and Development >Server-class DDR3 SDRAM memory buffer chip
【24h】

Server-class DDR3 SDRAM memory buffer chip

机译:服务器级DDR3 SDRAM内存缓冲芯片

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

IBM System i®, System p®, and System z® servers require an efficient ultrareliable high-performance memory subsystem. The fourth-generation IBM advanced memory buffer (AMB) chip provides industry-leading performance, scalability, and reliability for the double-data-rate 3 (DDR3) synchronous dynamic random access memory (SDRAM) subsystems employed across a wide range of server platforms. The new IBM AMB employs a cyclic redundancy code-protected packet-protocol-based 6.4-Gb/s host channel, as well as dual 9-byte/10-byte wide 800 to 1,333-Mb/s SDRAM interfaces with dynamic calibration for optimal signal integrity under varied device and system environmental conditions. Applications support industry-standard dual inline memory module (DIMM) and low-latency high-capacity proprietary DIMM packages in conventional multichannel and redundant array of independent memory system architectures. A fully configured daisy-chain topology contains up to 256 GB of memory per host channel. This paper describes the IBM AMB chip architecture, design, and key engineering aspects.
机译:IBM Systemi®,Systemp®和Systemz®服务器需要高效的超可靠高性能内存子系统。第四代IBM高级内存缓冲区(AMB)芯片为广泛应用于各种服务器平台的双数据速率3(DDR3)同步动态随机存取存储器(SDRAM)子系统提供了业界领先的性能,可扩展性和可靠性。 。新的IBM AMB采用了基于循环冗余码保护的基于数据包协议的6.4 Gb / s主机通道,以及两个9字节/ 10字节宽的800至1,333 Mb / s SDRAM接口,并具有动态校准功能,以实现最佳性能在各种设备和系统环境条件下的信号完整性。应用程序支持传统的多通道和独立存储系统架构的冗余阵列中的行业标准双列直插式内存模块(DIMM)和低延迟大容量专有DIMM封装。完全配置的菊花链拓扑每个主机通道最多包含256 GB内存。本文介绍了IBM AMB芯片架构,设计和关键工程方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号