...
首页> 外文期刊>IBM Journal of Research and Development >Blue Gene/L compute chip: Synthesis, timing, and physical design
【24h】

Blue Gene/L compute chip: Synthesis, timing, and physical design

机译:Blue Gene / L计算芯片:综合,时序和物理设计

获取原文
获取原文并翻译 | 示例

摘要

As one of the most highly integrated system-on-a-chip application-specific integrated circuits (ASICs) to date, the Blue Gene~(~R)/L compute chip presented unique challenges that required extensions of the standard ASIC synthesis, timing, and physical design methodologies. We describe the design flow from floorplanning through synthesis and timing closure to physical design, with emphasis on the novel features of this ASIC. Among these are a process to easily inject datapath placements for speed-critical circuits or to relieve wire congestion, and a timing closure methodology that resulted in timing closure for both nominal and worst-case timing specifications. The physical design methodology featured removal of the pre-physical-design buffering to improve routability and visualization of buses, and it featured strategic seeding of buffers to close wiring and timing and end up at 90% utilization of total chip area. Robustness was enhanced by using additional input/output (I/O) and internal decoupling capacitors and by increasing I/O-to-C4 wire widths.
机译:作为迄今为止集成度最高的片上系统专用集成电路(ASIC)之一,Blue Gene〜(L)/ L计算芯片提出了独特的挑战,需要扩展标准ASIC合成,时序以及物理设计方法。我们描述了从布局规划到综合和时序收敛再到物理设计的设计流程,重点是该ASIC的新颖功能。其中有一个过程,可以轻松注入对速度至关重要的电路的数据路径放置或缓解线路拥塞,还有一种时序收敛方法,可以在标称和最坏情况下时序规范中实现时序收敛。物理设计方法的特点是去除了物理设计前的缓冲区,以提高总线的可布线性和可视性,并以策略性地植入缓冲区来封闭布线和时序,最终达到90%的总芯片面积利用率。通过使用附加的输入/输出(I / O)和内部去耦电容器以及增加I / O到C4的线宽,可以增强鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号