...
首页> 外文期刊>IBM Journal of Research and Development >High-Speed Dynamic Programmable Logic Array Chip
【24h】

High-Speed Dynamic Programmable Logic Array Chip

机译:高速动态可编程逻辑阵列芯片

获取原文
   

获取外文期刊封面封底 >>

       

摘要

This paper describes the circuit design of a programmable logic array chip using four-phase dynamic circuits, operating at a nominal cycle time of 230 nanoseconds. Bootstrap circuit techniques are used to obtain high function and performance by satisfying some special requirements of PLA designs. These include a simple means for two-bit partitioning of the data inputs, a noninverting buffer circuit between precharged arrays, and a fast, compact on-chip driver for heavily loaded arrays. Multiphase clocking enables the use of master/slave type JK flip-flops with minimum circuitry and power dissipation. A polarity hold function is provided at the outputs to allow interfacing the dynamic design to static output circuits.
机译:本文描述了使用四相动态电路的可编程逻辑阵列芯片的电路设计,该电路以标称的230纳秒的循环时间运行。自举电路技术可通过满足PLA设计的一些特殊要求来获得高性能和高性能。这些包括用于数据输入的两位分割的简单方法,预充电阵列之间的同相缓冲电路以及用于重载阵列的快速紧凑的片上驱动器。多相时钟允许以最小的电路和功耗使用主/从型JK触发器。在输出端提供极性保持功能,以允许将动态设计与静态输出电路接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号