首页> 外文期刊>Expert Systems with Application >Hardware-software platform for computing irreducible testors
【24h】

Hardware-software platform for computing irreducible testors

机译:用于计算不可约测试器的硬件-软件平台

获取原文
获取原文并翻译 | 示例

摘要

In pattern recognition, feature selection is a very important task for supervised classification. The problem consists in, given a dataset where each object is described by a set of features, finding a subset of the original features such that a classifier that runs on data containing only these features would reach high classification accuracy. A useful way to find this subset of the original features is through testor theory. A testor is defined as a subset of the original features that allows differentiating objects from different classes. Testors are very useful particularly when object descriptions contain both numeric and non-numeric features. Computing testors for feature selection is a very complex problem due to exponential complexity, with respect to the number of features, of algorithms based on testor theory. Hardware implementation of testor computing algorithms helps to improve their performance taking advantage of parallel processing for verifying if a feature subset is a testor in a single clock cycle. This paper introduces an efficient hardware-software platform for computing irreducible testors for feature selection in pattern recognition. Results of implementing the proposed platform using a FPGA-based prototyping board are presented and discussed.
机译:在模式识别中,特征选择对于监督分类是非常重要的任务。问题在于,给定一个数据集,其中每个对象都由一组要素描述,找到原始要素的一个子集,这样在仅包含这些要素的数据上运行的分类器将达到很高的分类精度。查找测试者理论是找到原始特征子集的一种有用方法。测试器被定义为原始特征的子集,该特征允许区分不同类别的对象。当对象描述同时包含数字和非数字特征时,测试器非常有用。由于基于测试器理论的算法在特征数量方面的指数复杂性,计算用于特征选择的测试器是一个非常复杂的问题。测试器计算算法的硬件实现有助于利用并行处理来验证其功能子集在单个时钟周期内是否是测试器,从而提高其性能。本文介绍了一种高效的软硬件平台,用于计算模式识别中的特征选择中不可约的测试器。提出并讨论了使用基于FPGA的原型开发板实现所建议平台的结果。

著录项

  • 来源
    《Expert Systems with Application》 |2012年第2期|p.2203-2210|共8页
  • 作者单位

    Computer Science Department, National Institute for Astrophysics, Optics and Electronics, Sta. Ma. Tonanzintla, Puebla 72840, Mexico;

    Computer Science Department, National Institute for Astrophysics, Optics and Electronics, Sta. Ma. Tonanzintla, Puebla 72840, Mexico;

    Computer Science Department, National Institute for Astrophysics, Optics and Electronics, Sta. Ma. Tonanzintla, Puebla 72840, Mexico;

    Computer Science Department, National Institute for Astrophysics, Optics and Electronics, Sta. Ma. Tonanzintla, Puebla 72840, Mexico;

    Computer Science Department, National Institute for Astrophysics, Optics and Electronics, Sta. Ma. Tonanzintla, Puebla 72840, Mexico;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    feature selection; testor theory; custom architectures; FPGAs;

    机译:特征选择;测试者理论定制架构;现场可编程门阵列;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号