...
首页> 外文期刊>IEE Proceedings. Part E >Efficient state reduction methods for PLA-based sequential circuits
【24h】

Efficient state reduction methods for PLA-based sequential circuits

机译:基于PLA的时序电路的有效状态降低方法

获取原文
获取原文并翻译 | 示例

摘要

Experiences with heuristics for the state reduction of finite-state machines are presented and two new heuristic algorithms described in detail. Results on machines from the literature and from the MCNC benchmark set are shown. The area of the PLA implementation of the combinational component and the design time are used as figures of merit. The comparison of such parameters, when the state reduction step is included in the design process and when it is not, suggests that fast state-reduction heuristics should be implemented within FSM automatic synthesis systems.
机译:介绍了用于有限状态机的状态约简的启发式方法的经验,并详细描述了两种新的启发式算法。显示了来自文献和MCNC基准集的机器上的结果。 PLA组合组件实现的面积和设计时间被用作品质因数。在状态减少步骤包括在设计过程中时以及不包括在状态减少步骤中时,对这些参数的比较表明,应在FSM自动综合系统中实施快速的状态减少试探法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号