...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II >High-throughput block-matching VLSI architecture with low memory bandwidth
【24h】

High-throughput block-matching VLSI architecture with low memory bandwidth

机译:低存储带宽的高吞吐量块匹配VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

A full-search block-matching architecture which features high throughput, low data input lines, and low memory bandwidth is proposed. It reduces memory I/O requirements by the maximum reuse of search data using on-chip memory. It also promises a high throughput rate by the continuous calculation of all block distortions in a search area using two search data input flows without processing any invalid block distortion, and by the continuous process of the neighbored reference blocks removing the initialization period between blocks. The processor for -16/+15 search ranges, implemented in the total 220 k gates using 0.6 /spl mu/m triple-metal CMOS technology, can operate at a 66 MHz clock rate, and therefore is capable of encoding H.263(4CIF), MPEG2(MP@ML), and other multimedia applications.
机译:提出了一种具有高吞吐量,低数据输入线和低存储带宽的全搜索块匹配架构。通过使用片上存储器最大程度地重用搜索数据,它降低了存储器I / O要求。通过使用两个搜索数据输入流连续计算搜索区域中所有块失真而不处理任何无效块失真,以及通过相邻参考块的连续处理消除块之间的初始化周期,它也保证了高吞吐率。适用于-16 / + 15搜索范围的处理器使用0.6 / spl mu / m三重金属CMOS技术在总共220 k门中实现,可以以66 MHz的时钟速率运行,因此能够编码H.263( 4CIF),MPEG2(MP @ ML)和其他多媒体应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号