首页> 外文期刊>IEEE Transactions on Circuits and Systems. II >High throughput VLSI implementation of discrete orthogonal transforms using bit-level vector-matrix multiplier
【24h】

High throughput VLSI implementation of discrete orthogonal transforms using bit-level vector-matrix multiplier

机译:使用位级矢量矩阵乘法器的离散正交变换的高吞吐量VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we propose a fully pipelined two-dimensional (2-D) bit level systolic architecture for efficient implementation of discrete orthogonal transforms using a serial-parallel vector-matrix multiplication scheme based on the Baugh-Wooley algorithm. Apart from its regularity and simplicity, the proposed structure yields high throughput due to massive parallelism across the 2-D mesh. The area- and time-complexities of the proposed structure are (ON/sup 2/) and O(2nN/sup 2/), respectively, for implementation of N-point transform, where n is the wordlength.
机译:在本文中,我们提出了一种基于Baugh-Wooley算法的串行-并行矢量矩阵乘法方案,可以有效实现离散正交变换的全流水线二维(2-D)比特级脉动体系结构。除了其规则性和简单性之外,由于跨二维网格的大规模并行性,所提出的结构还产生了高吞吐量。为了实现N点变换,所提出结构的面积和时间复杂度分别为(ON / sup 2 /)和O(2nN / sup 2 /),其中n是字长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号