...
首页> 外文期刊>Embedded Systems Letters, IEEE >An FPGA-Based Framework for Technology-Aware Prototyping of Multicore Embedded Architectures
【24h】

An FPGA-Based Framework for Technology-Aware Prototyping of Multicore Embedded Architectures

机译:基于FPGA的多核嵌入式架构技术感知原型框架

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The use of cycle-accurate software simulators as a foundation for the exploration of all the possible full-system hardware-software (hw-sw) configurations does not appear to be anymore a feasible way to handle modern embedded multicore systems complexity. In this letter, an field programmable gate array (FPGA)-based cycle-accurate hardware emulation framework is presented and proposed as a research accelerator for the exploration of complete multicore systems. The framework provides the possibility to extract from the automatically instantiated hardware-emulated system a set of metrics for the assessment of the performance and the evaluation of the architectural tradeoffs, as well as the estimation of figures of power and area consumption of a prospective application-specified integrated circuit (ASIC) implementation of the considered architecture.
机译:使用精确到周期的软件模拟器作为探索所有可能的全系统硬件-软件(hw-sw)配置的基础似乎不再是解决现代嵌入式多核系统复杂性的可行方法。在这封信中,提出并提出了一种基于现场可编程门阵列(FPGA)的周期精确的硬件仿真框架,作为探索完整多核系统的研究加速器。该框架提供了从自动实例化的硬件仿真系统中提取一组度量的可能性,这些度量用于评估性能和评估体系结构的权衡,以及估计预期应用的功耗和面积消耗的数字,指定的集成电路(ASIC)实施的架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号