首页> 外文期刊>Electronics Letters >Low-power pipelined phase accumulator with sequential clock gating for DDFSs
【24h】

Low-power pipelined phase accumulator with sequential clock gating for DDFSs

机译:具有DDFS时序时钟门控功能的低功耗流水线相位累加器

获取原文
获取原文并翻译 | 示例
           

摘要

A pipelined phase accumulator (PACC) for direct digital frequency synthesisers (DDFSs) is presented. A highly pipelined structure is inevitable in a PACC design to achieve high-speed performance, which causes a large number of pre-skewing flip-flops (F/Fs) and leads clock signals to be a large source of power dissipation. Since the input data do not change every single cycle, clock gating can save power by decreasing the number of unnecessary clock switching in the pre-skewing F/Fs. Sequential clock gating for pipelined PACCs is proposed. Compared with the conventional pipelined PACCs with and without clock gating, the proposed scheme reduces power dissipation by up to 55.4 and 77.2%, respectively, for the 32-bit 8-pipelinestage PACCs.
机译:介绍了用于直接数字频率合成器(DDFS)的流水线相位累加器(PACC)。在PACC设计中,高度流水线化的结构是不可避免的,以实现高速性能,这会导致大量的预倾斜触发器(F / Fs),并使时钟信号成为功耗的主要来源。由于输入数据不会在每个周期内变化,因此时钟门控可以通过减少预偏移F / F中不必要的时钟切换次数来节省功耗。提出了流水线式PACC的顺序时钟门控。与具有和不具有时钟门控的传统流水线式PACC相比,该方案针对32位8流水线级PACC分别将功耗降低了55.4%和77.2%。

著录项

  • 来源
    《Electronics Letters》 |2013年第23期|1445-1446|共2页
  • 作者

  • 作者单位
  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号