首页> 外文期刊>Electronic Computers, IEEE Transactions on >An Idealized Over-All Error-Correcting Digital Computer Having Only an Error-Detecting Combinational Part
【24h】

An Idealized Over-All Error-Correcting Digital Computer Having Only an Error-Detecting Combinational Part

机译:理想的全面纠错数字计算机,仅具有可检测错误的组合部分

获取原文
获取原文并翻译 | 示例

摘要

The block diagram of an idealized over-all error-correcting digital computer is presented. This computer has the property that during each unit time interval, it can correct the effects of a specific maxium number of transient-type component failures which might occur anywhere within it. Yet, all its combinational logic circuitry is only of the error-detecting type. The corresponding reduction in equipment that this design feature makes possible is achieved at the expense of the computer's having to sit idle during a large percentage of those time intervals in which component failures occur. In a sense, therefore, the computer utilizes a great deal of time-domain redundancy as well as equipment-domain redundancy. This paper discusses some of the design requirements that are involved in using this type of redundancy structure.
机译:给出了理想化的整体纠错数字计算机的框图。该计算机的特性是,在每个单位时间间隔内,它都可以纠正可能在计算机内部任何地方发生的最大数量的瞬态型组件故障的影响。然而,其所有组合逻辑电路仅是错误检测类型。该设计功能使相应的设备减少成为可能,但要付出代价的是,计算机必须在出现组件故障的大部分时间间隔内处于空闲状态。因此,从某种意义上说,计算机利用了大量的时域冗余以及设备域冗余。本文讨论了使用这种类型的冗余结构所涉及的一些设计要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号