首页> 外文期刊>IEEE Transactions on Electron Devices >A new soft-error-immune static memory cell having a vertical driver MOSFET with a buried source for the ground potential
【24h】

A new soft-error-immune static memory cell having a vertical driver MOSFET with a buried source for the ground potential

机译:一种新型的抗软错误的静态存储单元,该存储单元具有垂直驱动器MOSFET,MOSFET的地埋源极

获取原文
获取原文并翻译 | 示例
       

摘要

A small-area static memory cell with high soft-error immunity is proposed. The driver MOSFET has a vertical structure. Its source region is buried in the substrate to which the ground potential is applied on order to shield the surface drain region from noise charges. The transfer MOSFET is a lateral type. These changes result in a reduction of the memory cell size and the gate area with the same effective gate width, since the channel is formed around the trench gate electrode. High soft error immunity is also expected because the drain region is shielded from noise charges induced by a-particles. A test circuit for a 1-bit memory cell was fabricated by using the 1.3 mu m process technology. The cell size was 0.75 times as large as the conventional memory cell size, and its soft error rate was only 0.04 times that of the conventional one. The results show that this memory cell is suitable for future multimegabit SRAMs.
机译:提出了一种具有较高软错误抗扰性的小面积静态存储单元。驱动MOSFET具有垂直结构。其源极区埋在基板上,在该基板上施加了接地电势,以保护表面漏极区免受噪声电荷的影响。转移MOSFET是横向型。这些改变导致减小了具有相同有效栅极宽度的存储单元尺寸和栅极面积,因为在沟槽栅电极周围形成了沟道。由于漏极区域被a粒子引起的噪声电荷屏蔽,因此也有望获得较高的抗软错误性。通过使用1.3微米制程技术,制造了用于1位存储单元的测试电路。单元尺寸是传统存储单元尺寸的0.75倍,其软错误率仅为传统存储单元的0.04倍。结果表明,该存储单元适用于未来的多兆位SRAM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号