首页> 外文期刊>Electron Devices, IEEE Transactions on >Toward System on Chip (SoC) Development Using FinFET Technology: Challenges, Solutions, Process Co-Development & Optimization Guidelines
【24h】

Toward System on Chip (SoC) Development Using FinFET Technology: Challenges, Solutions, Process Co-Development & Optimization Guidelines

机译:使用FinFET技术的片上系统(SoC)开发:挑战,解决方案,工艺共同开发和优化指南

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, the impact of process/technology co-optimization on System-on-Chip (SoC) performance using detailed 3-D process/device simulations has been studied for nanoscale FinFET devices. We investigated challenges in FinFET device optimization and scaling while using standard ion implantation process for both overlap and underlap designs. Moreover, an implant-free (IF) complementary metal–oxide–semiconductor process is discussed for better scalability with improved performance. FinFETs designed using this IF process shows a $sim$2$times$ improvement in static random-access memory and digital input/output performance. Additionally, a modification to the IF process is proposed, which further helps in achieving an improved logic and analog performance for overall SoC development.
机译:在本文中,已经针对纳米级FinFET器件研究了使用详细的3-D工艺/器件仿真进行的工艺/技术协同优化对片上系统(SoC)性能的影响。我们针对重叠和下重叠设计同时使用标准离子注入工艺,研究了FinFET器件优化和缩放方面的挑战。此外,还讨论了无植入(IF)互补金属-氧化物-半导体工艺,以实现更好的可扩展性和更高的性能。使用该IF工艺设计的FinFET在静态随机存取存储器和数字输入/输出性能方面显示出了2倍的提高。此外,提出了对IF过程的修改,这将进一步帮助实现针对整个SoC开发的改进的逻辑和模拟性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号