首页> 外文期刊>Journal of Sensors >14-Bit Fully Differential SAR ADC with PGA Used in Readout Circuit of CMOS Image Sensor
【24h】

14-Bit Fully Differential SAR ADC with PGA Used in Readout Circuit of CMOS Image Sensor

机译:具有PGA的14位全差分SAR ADC,用于CMOS图像传感器的读出电路

获取原文
       

摘要

This paper proposes a 14-bit fully differential Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) with a programmable gain amplifier (PGA) used in the readout circuit of CMOS image sensor (CIS). SAR ADC adopts two-step scaled-reference voltages to realize 14-bit conversion, aimed at reducing the scale of capacitor array and avoiding using calibration to mitigate the impact of offset and mismatch. However, the reference voltage self-calibration algorithm is applied on the design to guarantee the precision of reference voltages, which affects the results of conversion. The three-way PGA provides three types of gains: 3x, 4x, and 6x, and samples at the same time to get three columns of pixel signal and increase the system speed. The pixel array of the mentioned CIS is , and the pixel pitch is . The prototype chip is fabricated in the 180?nm CMOS process, and both digital and analog voltages are 3.3?V. The total area of the chip is ?mm 2 . At 150?kS/s sampling rate, the SNR of SAR ADC is 71.72?dB and the SFDR is 82.91?dB. What is more, the single SAR ADC consumes 477.2?uW with the 4.8 differential input signal and the total power consumption of the CIS is about 613?mW.
机译:本文提出了一种具有用于CMOS图像传感器(CIS)的读出电路中的可编程增益放大器(PGA)的14位全差分近似寄存器(SAR)模数转换器(ADC)。 SAR ADC采用两步缩放参考电压来实现14位转换,旨在减少电容器阵列的比例,避免使用校准来减轻偏移和不匹配的影响。然而,参考电压自校准算法应用于设计,以保证参考电压的精度,这会影响转换结果。三通PGA提供三种类型的增益:3x,4x和6x,并同时采样,获得三列像素信号并提高系统速度。所提到的CI的像素阵列是,并且像素间距是。原型芯片在180°CMOS工艺中制造,数字和模拟电压均为3.3Ω·v。芯片的总面积为?mm 2。在150 ks / s采样率下,SAR ADC的SNR是71.72?DB,SFDR为82.91?DB。更重要的是,单个SAR ADC消耗477.2?UW与4.8差分输入信号,并且CIS的总功耗约为613?MW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号