首页> 外文期刊>Analog Integrated Circuits and Signal Processing >14-bit column readout circuits with single-to-differential PGA using intentional offset and two-step scaled-reference SAR ADC for CMOS image sensors
【24h】

14-bit column readout circuits with single-to-differential PGA using intentional offset and two-step scaled-reference SAR ADC for CMOS image sensors

机译:14位列读出电路,采用单对差分PGA使用故意偏移和两步缩放参考SAR ADC用于CMOS图像传感器

获取原文
获取原文并翻译 | 示例
           

摘要

High dynamic range (DR) readout circuits with an intentional offset fully differential output correlated double sampling (CDS) programmable gain amplifier (PGA) and a 14-bit differential input range two-step scaled-reference successive approximation register (SAR) analog digital converter (ADC) are proposed in this paper. The PGA is designed to add an intentional offset to prevent the circuits from saturation in the dark-light environment and convert single-ended and unipolar sensor voltages into a differential and bipolar form for a following-up fully differential input range ADC to improve DR of the readout circuits. The SAR ADC composes 7-bit complementary capacitor array to realize 14-bit differential resolution. Scaled reference buffers with self-calibration operation is presented to work in with the SAR ADC. The PGA and ADC work in pipeline mode to increase the frame rate. The 14-bit readout circuits operating at 600 kSps are integrated in a CMOS image sensor (CIS) with 160 x 190 pixel number, 3000 frame/s (fps) and 25 mu m x 25 mu m pixel pitch for remote sensing. It is verified using 180 nm CMOS process. The measurement results show that the SNR and SNDR of the prototype ADC is 73.90 and 73.01 dB respectively. The referred input noise of the readout circuits is 117 mu V-rms. A single column readout circuit consumes 2.48 mW under 3.3 V supply voltage. The figure of merit (FoM) of the CIS is 198 mu V x nJ.
机译:具有有意偏差全差分输出相关双采样(CD)可编程增益放大器(PGA)的高动态范围(DR)读出电路(CD)和14位差分输入范围两步缩放参考连续逼近寄存器(SAR)模拟数字转换器(ADC)在本文中提出。 PGA旨在添加有意的偏移,以防止电路在暗光环境中饱和,并将单端和单极传感器电压转换成差分和双极形式以进行跟进全差分输入范围ADC以改善DR读出电路。 SAR ADC组成7位互补电容器阵列以实现14位差分分辨率。展示了具有自校准操作的缩放参考缓冲器以与SAR ADC一起工作。 PGA和ADC在管道模式下工作,以提高帧速率。以600kSP为单位的14位读出电路集成在CMOS图像传感器(CIS)中,具有160×190像素数,3000帧/ s(FPS)和25μmx 25 mu m像素间距,用于遥感。使用180 nm CMOS过程验证。测量结果表明,原型ADC的SNR和SND分别为73.90和73.01 dB。读出电路的引用输入噪声为117μV-RMS。单列读出电路消耗3.3 V电源电压下的2.48 MW。 CIS的优点(FOM)是198 mu v x NJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号