...
首页> 外文期刊>PeerJ Computer Science >A dual model node based optimization algorithm for simultaneous escape routing in PCBs
【24h】

A dual model node based optimization algorithm for simultaneous escape routing in PCBs

机译:基于双模型节点的PCB同时逃生路由的优化算法

获取原文
           

摘要

Simultaneous Escape Routing (SER) is the escaping of circuit pins simultaneously from inside two or more pin arrays. This is comparatively difficult as compared to routing in a single array and has not been addressed by previous studies. The increase in pin array complexity has made the manual SER in PCBs a very inefficient and tedious task and there surely is need for the automated routing algorithms. In this work, we propose network flow based optimal algorithm that uses integer linear program to solve SER problem and area routing problem in two stages. In the first stage, pins are escaped to the boundaries of pin arrays simultaneously. These escaped pins are connected with each other in the second stage. The proposed algorithm is tested for different benchmark sizes of grids and the results show that it is not only better in terms of routability but also outperforms existing state of the art algorithms in terms of time consumption. The existing algorithms either fails to achieve higher routability or have larger time complexities, whereas the proposed algorithm achieves 99.9% routability and is also independent of grid topology and component pin arrangement, which shows the superiority of proposed algorithm over the existing algorithms.
机译:同时逃避路由(SER)是从两个或多个引脚阵列内同时逸出电路引脚。与单个阵列中的路由相比,这相对困难,并且尚未通过以前的研究尚未解决。 PIN阵列复杂性的增加使PCB中的手动SER在PCB中具有非常低效和繁琐的任务,并且肯定需要自动路由算法。在这项工作中,我们提出了基于网络流的最优算法,它使用整数线性程序解决了两个阶段的Ser问题和区域路由问题。在第一阶段,引脚同时逃离引脚阵列的边界。这些被逸出的销在第二阶段彼此连接。该算法测试了不同的基准尺寸的网格,结果表明,在可排卵方面不仅更好,而且在时间消耗方面也优于现有技术的现有状态。现有算法未能实现更高的无限能力或具有更大的时间复杂性,而所提出的算法可实现99.9%的无限能力,并且也与网格拓扑和组件引脚布置无关,其示出了在现有算法上的提出算法的优越性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号