首页> 外文期刊>International Journal of Engineering Research and Applications >Survey on Power Optimization Techniques for Low Power VLSI Circuit in Active & Standby Mode of Operation
【24h】

Survey on Power Optimization Techniques for Low Power VLSI Circuit in Active & Standby Mode of Operation

机译:低功率VLSI电路功率优化技术调查,在活动待机模式下

获取原文
           

摘要

CMOS technology is the key element in the development of VLSI systems since it consumes less power. Power optimization has become an overridden concern in deep submicron CMOS technologies. Due to shrink in the size of device, reduction in power consumption and over all power management on the chip are the key challenges. For many designs power optimization is important in order to reduce package cost and to extend battery life. In power optimization leakage also plays a very important role because it has significant fraction in the total power dissipation of VLSI circuits. This paper aims to elaborate the developments and advancements in the area of power optimization of CMOS circuits in deep submicron region. This survey will be useful for the designer for selecting a suitable technique depending upon the requirement...
机译:CMOS技术是VLSI系统开发的关键因素,因为它消耗较少的功率。功率优化已成为深度亚亚微米CMOS技术的覆盖问题。由于设备的大小缩小,减少功耗和芯片上所有电源管理都是关键挑战。对于许多设计,功率优化是重要的,以减少封装成本并延长电池寿命。在功率优化中,泄漏也起着非常重要的作用,因为它在VLSI电路的总功耗中具有显着的分数。本文旨在详细阐述深亚微米区CMOS电路电力优化领域的发展和进步。根据要求,本调查对于设计人员来说将是用于选择合适的技术......

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号