...
首页> 外文期刊>Journal of Zhejiang University. Science, A >In-package P/G planes analysis and optimization based on transmission matrix method
【24h】

In-package P/G planes analysis and optimization based on transmission matrix method

机译:基于传输矩阵方法的包装中的P / G平面分析与优化

获取原文
   

获取外文期刊封面封底 >>

       

摘要

power integrity (PI) has become a limiting factor for the chip’s overall performance, and how to place in-package decoupling capacitors to improve a chip’s PI performance has become a hot issue. In this paper, we propose an improved transmission matrix method (TMM) for fast decoupling capacitance allocation. An irregular grid partition mechanism is proposed, which helps speed up the impedance computation and complies better with the irregular power/ground (P/G) plane or planes with many vias and decoupling capacitors. Furthermore, we also ameliorate the computation procedure of the impedance matrix whenever decoupling capacitors are inserted or removed at specific ports. With the fast computation of impedance change, in-package decoupling capacitor allocation is done with an efficient change based method in the frequency domain. Experimental results show that our approach can gain about 5× speedup compared with a general TMM, and is efficient in restraining the noise on the P/G plane.
机译:Power Integrity(PI)已成为芯片整体性能的限制因素,以及如何放置包装的解耦电容以提高芯片的PI性能已成为一个热门问题。在本文中,我们提出了一种改进的传输矩阵方法(TMM),用于快速去耦电容分配。提出了一种不规则的网格分区机制,这有助于加速阻抗计算,并利用不规则的功率/地(P / G)平面或具有许多通孔和去耦电容的平面更好。此外,我们还可以在特定端口插入或移除去耦电容时改变阻抗矩阵的计算过程。随着阻抗变化的快速计算,在频域中的基于有效的改变方法完成了包装的去耦电容分配。实验结果表明,与一般TMM相比,我们的方法可以获得大约5倍的加速,并且有效地限制P / G平面上的噪音。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号