首页> 外文期刊>Indian Journal of Science and Technology >Design of NIOS II Soft-Core based Partial Reconfiguration Controller in FPGA for MPSoC Design
【24h】

Design of NIOS II Soft-Core based Partial Reconfiguration Controller in FPGA for MPSoC Design

机译:用于MPSoC设计的FPGA中基于NIOS II软核的部分重配置控制器的设计

获取原文
       

摘要

Recent advancement and research in FPGA has led to the development of energy optimization techniques and runtime partial reconfiguration in FPGA. This work describes an effective approach for power reduction techniques in FPGA based Multiprocessor system-on-Chip (MPSoC) platform and it works on partial reconfiguration technique during runtime. Partial reconfiguration is implemented to reconfigure only a part of FPGA dynamically and other parts of the device continues there operation undisturbed. NIOS II soft-core processor is programmed as control processor to perform reconfiguration partially and also it manages the dynamic power optimization process. This control process is further configured for clockgating which works on a FPGA logic element and cut down a substantial part of dynamic power dissolution in FPGA. Proposed power optimized low power MPSoC is implemented using ALTERA cyclone III FPGA and its power analysis is performed and summarized.
机译:FPGA的最新发展和研究已导致能量优化技术和FPGA中运行时部分重配置的发展。这项工作描述了一种基于FPGA的多处理器片上系统(MPSoC)平台中降低功耗技术的有效方法,并且在运行时采用了部分重配置技术。实现了部分重配置,以便仅动态地重配置FPGA的一部分,而器件的其他部分继续在那里不受干扰地运行。 NIOS II软核处理器被编程为控制处理器,以部分执行重新配置,并且还管理动态功耗优化过程。该控制过程还被配置用于时钟工作,该时钟工作在FPGA逻辑元件上,并减少了FPGA中动态功耗的很大一部分。建议的功耗优化的低功耗MPSoC使用ALTERA Cyclone III FPGA实现,并对其功耗进行分析和总结。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号