首页> 外文期刊>Journal of Electrical and Computer Engineering >Ultra-Low Leakage Arithmetic Circuits Using Symmetric and Asymmetric FinFETs
【24h】

Ultra-Low Leakage Arithmetic Circuits Using Symmetric and Asymmetric FinFETs

机译:使用对称和非对称FinFET的超低泄漏算术电路

获取原文
获取外文期刊封面目录资料

摘要

We are examining different configurations and circuit topologies for arithmetic components such as adder and compressor circuits using both symmetric and asymmetric work-function FinFETs. Based on extensive characterization data, for the carry generation of a mirror full adder using symmetric devices, both leakage current and delay are decreased by 25% and 50%, respectively, compared to results in the literature. For the 14-transistor (14T) full adder topology, both leakage and delay are decreased by 23% and 29%, respectively, compared to the mirror topology. The 14T adder topology, using asymmetric devices without any additional power supply, achives reduction in leakage current by 85% with a small degradation of 7% in delay. The compressor circuits, using asymmetric devices for one of the proposed configurations, achieve reduction in both leakage current and delay by 86% and 4%, respectively. All simulations are based on a 25 nm FinFET technology using the University of Florida UFDG model.
机译:我们正在研究算术组件的不同配置和电路拓扑,例如使用对称和非对称功函数FinFET的加法器和压缩器电路。根据大量的特性数据,对于使用对称器件的镜像全加器的进位生成,与文献结果相比,泄漏电流和延迟分别降低了25%和50%。与镜像拓扑相比,对于14晶体管(14T)全加法器拓扑,泄漏和延迟分别降低了23%和29%。 14T加法器拓扑结构使用不带任何不带电源的非对称器件,可将泄漏电流减少85%,延迟降低7%。对于所提出的配置之一,使用非对称设备的压缩机回路可分别将泄漏电流和延迟降低86%和4%。所有仿真均基于采用佛罗里达大学UFDG模型的25 nm FinFET技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号