首页> 外文会议>10th IEEE International New Circuits and Systems Conference. >Ultra low leakage structures for logic circuits using symmetric and asymmetric FinFETs
【24h】

Ultra low leakage structures for logic circuits using symmetric and asymmetric FinFETs

机译:使用对称和不对称FinFET的逻辑电路的超低泄漏结构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, FinFET devices are analyzed with emphasis on sub-threshold leakage current control. This is achieved through proper biasing of the back gate, and through use of asymmetric work functions for the four terminal FinFET devices. We are also examining various transistor configurations and circuit topologies for logic gates using both symmetric and asymmetric work function transistors. Based on extensive characterization data, the logic gates using symmetric devices with one additional supply voltage have the best tradeoff between leakage current and performance. However, with asymmetric devices the leakage current drops by an average of 95% with degradation in delay of 8%. For a carry generation complex gate, our configuration, using symmetric devices, both leakage current and delay are improved by 35% and 47% respectively compared to results in the literature. Using asymmetric devices without additional supply achieves average improvements in leakage and delay of 81% and 5% respectively. All simulations are based on 25nm FinFET technology using the University of Florida UFDG model.
机译:在本文中,FinFET器件的分析重点是亚阈值泄漏电流控制。这是通过适当地偏置背栅,以及通过对四端子FinFET器件使用不对称功函数来实现的。我们还在研究使用对称功函数晶体管和非对称功函数晶体管的逻辑门的各种晶体管配置和电路拓扑。根据大量的特性数据,使用带有一个附加电源电压的对称器件的逻辑门在泄漏电流和性能之间具有最佳折衷。但是,对于不对称器件,泄漏电流平均下降95%,延迟降低8%。对于进位生成复杂门,我们的配置使用对称器件,与文献结果相比,泄漏电流和延迟分别提高了35%和47%。使用不带额外电源的非对称器件,平均泄漏和延迟分别提高了81%和5%。所有模拟均基于佛罗里达大学UFDG模型,基于25nm FinFET技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号