首页> 外文期刊>VLSI Design >A Hardware Accelerator for Fault Simulation Utilizing a Reconfigurable Array Architecture
【24h】

A Hardware Accelerator for Fault Simulation Utilizing a Reconfigurable Array Architecture

机译:利用可重构阵列架构进行故障仿真的硬件加速器

获取原文
           

摘要

In order to reduce cost and to achieve high speed a new hardware accelerator for fault simulation has been designed. The architecture of the new accelerator is based on a reconfigurabl mesh type processing element (PE) array. Circuit elements at the same topological level are simulated concurrently, as in a pipelined process. A new parallel simulation algorithm expands all of the gates to two input gates in order to limit the number of faults to two at each gate, so that the faults can be distributed uniformly throughout the PE array. The PE array reconfiguration operation provides a simulation speed advantage by maximizing the use of each PE cell.This new approach provides for a high performance, cost effective, gain over software simulation. Simulation results show that the hardware accelerator is orders of magnitude faster than the software simulation program.
机译:为了降低成本并实现高速,已经设计了用于故障仿真的新型硬件加速器。新加速器的体系结构基于可重构网格类型处理元素(PE)阵列。与在流水线过程中一样,同时模拟处于相同拓扑级别的电路元件。一种新的并行仿真算法将所有门扩展到两个输入门,以便将每个门的故障数限制为两个,从而可以在整个PE阵列中均匀分布故障。 PE阵列重新配置操作通过最大程度地利用每个PE单元来提供仿真速度优势。这种新方法提供了优于软件仿真的高性能,高性价比。仿真结果表明,硬件加速器比软件仿真程序快几个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号