...
首页> 外文期刊>International journal of reconfigurable computing >Efficient FPGA Hardware Reuse in a Multiplierless Decimation Chain
【24h】

Efficient FPGA Hardware Reuse in a Multiplierless Decimation Chain

机译:无乘数抽取链中的高效FPGA硬件重用

获取原文
   

获取外文期刊封面封底 >>

       

摘要

In digital communications, an usual reception chain requires many stages of digital signal processing for filtering and sample rate reduction. For satellite on board applications, this need is hardly constrained by the very limited hardware resources available in space qualified FPGAs. This short paper focuses on the implementation of a dual chain of 14 stages of cascaded half band filters plus 2 : 1 decimators for complex signals (in-phase and quadrature) with minimal hardware resources, using a small portion of an UT6325 Aeroflex FPGA, as a part of a receiver designed for a low data rate command and telemetry channel.
机译:在数字通信中,通常的接收链需要许多阶段的数字信号处理,以进行滤波和降低采样率。对于机载卫星应用,这种需求几乎不受空间合格的FPGA中可用的非常有限的硬件资源的限制。这篇简短的论文着重介绍了使用UT6325 Aeroflex FPGA的一小部分来实现由14级级联的半带滤波器加2:1抽取器组成的双链,以最小的硬件资源来处理复杂信号(同相和正交)的方法。设计用于低数据速率命令和遥测通道的接收机的一部分。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号