首页> 外文期刊>International journal of reconfigurable computing >Exploiting Dual-Output Programmable Blocks to Balance Secure Dual-Rail Logics
【24h】

Exploiting Dual-Output Programmable Blocks to Balance Secure Dual-Rail Logics

机译:利用双路输出可编程块来平衡安全的双路逻辑

获取原文
           

摘要

FPGA design of side-channel analysis countermeasures using unmasked dual-rail with precharge logic appears to be a great challenge. Indeed, the robustness of such a solution relies on careful differential placement and routing whereas both FPGA layout and FPGA EDA tools are not developedfor such purposes. However, assessing the security level which can be achieved with them is an important issue, as it is directly related to the suitability to use commercial FPGA instead of proprietary custom FPGA for this kind of protection. In this article, we experimentally gave evidence that differential placement and routing of an FPGA implementation can be done with a granularity fine enough to improve the security gain. However, so far, this gain turned out to be lower for FPGAs than for ASICs. The solutions demonstrated in this article exploit the dual-output of modern FPGAs to achieve a better balance of dual-rail interconnections. However, we expect that an in-depth analysis of routing resources power consumption could still help reduce the interconnect differential leakage.
机译:使用带预充电逻辑的非屏蔽双轨FPGA设计旁通道分析对策似乎是一个巨大的挑战。确实,这种解决方案的鲁棒性取决于谨慎的差分布局和布线,而FPGA布局和FPGA EDA工具均不是为此目的而开发的。但是,评估使用它们可以实现的安全级别是一个重要的问题,因为这直接关系到使用商用FPGA而非专有定制FPGA进行这种保护的适用性。在本文中,我们通过实验证明了FPGA实现的差分布局和布线可以以足够精细的粒度来完成,以提高安全性。但是,到目前为止,与FPGA相比,FPGA的增益更低。本文演示的解决方案利用了现代FPGA的双输出,以实现双轨互连的更好平衡。但是,我们希望深入分析路由资源的功耗仍然可以帮助减少互连的差分泄漏。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号