首页> 外文会议>Conference on New Generation of CAS >A Transient Noise Analysis of Secured Dual-Rail Based Logic Style
【24h】

A Transient Noise Analysis of Secured Dual-Rail Based Logic Style

机译:基于安全双轨逻辑样式的瞬态噪声分析

获取原文

摘要

, they lose interest as the signal reduction is less significant compared to CMOS. In this work, we revisit dual-rail logic designs (more specifically DDSLL) while focusing on intrinsic physical device noise using a transient noise analysis methodology and show that there exists a potential for such circuits to reduce the signal and concretely increase the noise. Our analysis, which extends to meaningful cryptographic figures-of-merit (FoMs) such as the SNR (Signal-to-Noise ratio) and Mutual-Information (MI), better clarifies the potential of DDSLL circuits to leverage the noise.
机译:,他们失去了兴趣,因为与CMOS相比,信号降低的意义不大。在这项工作中,我们使用瞬态噪声分析方法重新研究了双轨逻辑设计(更具体地讲是DDSLL),同时着重于固有的物理设备噪声,并表明这种电路有可能减少信号并具体增加噪声。我们的分析扩展到有意义的加密品质因数(FoM),例如SNR(信噪比)和互信息(MI),从而更好地阐明了DDSLL电路利用噪声的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号